TIE-50106 Digital Design, 5 cr

Implementation TIE-50106 2017-01

Description

In this course, you will learn how to design digital systems in industry using FPGA platforms. Our special focus area is state machine design, but we cover also combinatorial gate networks. During the course we have practical exercies, in which you learn modern design methodologies and tools used in industry.

This course is the first in a series of three for professional digital systems engineering. In this course you learn schematic design entry. The next is TIE-50206 Logic Synthesis, in which you learn how to use VHDL and HDL languages in general. The third course is TIE-50506 System Design that includes also HW/SW co-design and modern model based design methodologies. The three courses might not be the easiest at TUT, but after them you are ready to start in a company as an FPGA/ASIC or embedded system design engineer.

Lessons

Period 1 - 2
Methods of instruction Luento, Tentti, Harjoitusryhmä
Person responsible Timo D. Hämäläinen

Assessment scale

Numerical evaluation scale (0-5)

Requirements

Passing the compulsory exercises and exam.

Exam Thu 21.12.2017 13:00 - 16:00
Exam Thu 15.02.2018 17:00 - 20:00
Exam Thu 19.04.2018 17:00 - 20:00
TIE-50106 Digital Design/Lec/01 Mon 28.08.2017 12:00 - 14:00
TIE-50106 Digital Design/Lec/01 Tue 29.08.2017 08:00 - 10:00
TIE-50106 Digital Design/Lec/01 Mon 04.09.2017 12:00 - 14:00
TIE-50106 Digital Design/Lec/01 Mon 11.09.2017 12:00 - 14:00
TIE-50106 Digital Design/Lec/01 Mon 18.09.2017 12:00 - 14:00
TIE-50106 Digital Design/Lec/01 Mon 25.09.2017 12:00 - 14:00
TIE-50106 Digital Design/Lec/01 Mon 02.10.2017 12:00 - 14:00
TIE-50106 Digital Design/Lec/01 Mon 09.10.2017 12:00 - 14:00
TIE-50106 Digital Design/Lec/01 Mon 23.10.2017 12:00 - 14:00
TIE-50106 Digital Design/Lec/01 Mon 30.10.2017 12:00 - 14:00
TIE-50106 Digital Design/Lec/01 Mon 06.11.2017 12:00 - 14:00
TIE-50106 Digital Design/Lec/01 Mon 13.11.2017 12:00 - 14:00
TIE-50106 Digital Design/Lec/01 Mon 20.11.2017 12:00 - 14:00
TIE-50106 Digital Design/Lec/01 Mon 27.11.2017 12:00 - 14:00
TIE-50106 Digital Design/EG01/01 (*) Tue 12.09.2017 12:00 - 15:00
TIE-50106 Digital Design/EG01/01 (*) Tue 19.09.2017 12:00 - 15:00
TIE-50106 Digital Design/EG04/01 Tue 26.09.2017 16:00 - 18:00
TIE-50106 Digital Design/EG04/01 Tue 03.10.2017 16:00 - 18:00
TIE-50106 Digital Design/EG01/01 (*) Tue 10.10.2017 12:00 - 15:00
TIE-50106 Digital Design/EG04/01 Tue 24.10.2017 16:00 - 18:00
TIE-50106 Digital Design/EG01/01 (*) Tue 31.10.2017 12:00 - 15:00
TIE-50106 Digital Design/EG04/01 Tue 07.11.2017 16:00 - 18:00
TIE-50106 Digital Design/EG01/01 (*) Tue 14.11.2017 12:00 - 15:00
TIE-50106 Digital Design/EG04/01 Tue 21.11.2017 16:00 - 18:00
TIE-50106 Digital Design/EG01/01 (*) Tue 05.12.2017 12:00 - 15:00
TIE-50106 Digital Design/EG01/01 Wed 13.09.2017 08:00 - 11:00
TIE-50106 Digital Design/EG01/01 Wed 20.09.2017 08:00 - 11:00
TIE-50106 Digital Design/EG05/01 Wed 27.09.2017 14:00 - 16:00
TIE-50106 Digital Design/EG05/01 Wed 04.10.2017 14:00 - 16:00
TIE-50106 Digital Design/EG01/01 Wed 11.10.2017 08:00 - 11:00
TIE-50106 Digital Design/EG05/01 Wed 25.10.2017 14:00 - 16:00
TIE-50106 Digital Design/EG01/01 Wed 01.11.2017 08:00 - 11:00
TIE-50106 Digital Design/EG05/01 Wed 08.11.2017 14:00 - 16:00
TIE-50106 Digital Design/EG01/01 Wed 15.11.2017 08:00 - 11:00
TIE-50106 Digital Design/EG05/01 Wed 22.11.2017 14:00 - 16:00
TIE-50106 Digital Design/EG03/01 Fri 29.09.2017 12:00 - 14:00
TIE-50106 Digital Design/EG03/01 Fri 06.10.2017 12:00 - 14:00
TIE-50106 Digital Design/EG03/01 Fri 27.10.2017 12:00 - 14:00
TIE-50106 Digital Design/EG03/01 Fri 10.11.2017 12:00 - 14:00
TIE-50106 Digital Design/EG03/01 Fri 24.11.2017 12:00 - 14:00

Study material

Type Name Author ISBN Additional information Language Examination material
Book Introduction to Digital Systems Ercegovac, Lang, Moreno 471527998 English Yes
Lecture slides Hämäläinen English Yes